Introduction

SystemVerilog Assertions and Functional Coverage From Scratch SystemVerilog Functional Coverage Introduction and Methodology
6 minutes
Share the link to this page
Copied
  Completed
You need to have access to the item to view this lesson.
One-time Fee
$39.95
List Price:  $149.95
You save:  $110
₹1,480
List Price:  ₹9,995
You save:  ₹8,515
€37.07
List Price:  €139.15
You save:  €102.07
£31.72
List Price:  £119.07
You save:  £87.35
CA$54.38
List Price:  CA$204.11
You save:  CA$149.73
A$61.58
List Price:  A$231.14
You save:  A$169.56
S$53.97
List Price:  S$202.58
You save:  S$148.60
HK$312.55
List Price:  HK$1,173.15
You save:  HK$860.60
CHF 36.20
List Price:  CHF 135.88
You save:  CHF 99.68
NOK kr433.59
List Price:  NOK kr1,627.47
You save:  NOK kr1,193.87
DKK kr276.48
List Price:  DKK kr1,037.77
You save:  DKK kr761.29
NZ$67.04
List Price:  NZ$251.65
You save:  NZ$184.60
د.إ146.70
List Price:  د.إ550.66
You save:  د.إ403.95
৳4,385.38
List Price:  ৳16,460.29
You save:  ৳12,074.90
RM189.08
List Price:  RM709.71
You save:  RM520.63
₦56,671.87
List Price:  ₦212,714.57
You save:  ₦156,042.70
₨11,111.22
List Price:  ₨41,705.33
You save:  ₨30,594.11
฿1,457.40
List Price:  ฿5,470.27
You save:  ฿4,012.87
₺1,291.36
List Price:  ₺4,847.06
You save:  ₺3,555.69
B$199.45
List Price:  B$748.64
You save:  B$549.18
R762.54
List Price:  R2,862.15
You save:  R2,099.61
Лв72.17
List Price:  Лв270.91
You save:  Лв198.74
₩54,016.88
List Price:  ₩202,749.24
You save:  ₩148,732.35
₪147.28
List Price:  ₪552.82
You save:  ₪405.54
₱2,250.97
List Price:  ₱8,448.90
You save:  ₱6,197.93
¥6,050.82
List Price:  ¥22,711.40
You save:  ¥16,660.58
MX$662.99
List Price:  MX$2,488.52
You save:  MX$1,825.52
QR145.55
List Price:  QR546.33
You save:  QR400.78
P547.73
List Price:  P2,055.89
You save:  P1,508.15
KSh5,253.42
List Price:  KSh19,718.42
You save:  KSh14,465
E£1,889.63
List Price:  E£7,092.63
You save:  E£5,203
ብር2,269.64
List Price:  ብር8,518.96
You save:  ብር6,249.32
Kz33,406.63
List Price:  Kz125,389.84
You save:  Kz91,983.21
CLP$39,146.20
List Price:  CLP$146,933
You save:  CLP$107,786.80
CN¥288.85
List Price:  CN¥1,084.18
You save:  CN¥795.33
RD$2,365.87
List Price:  RD$8,880.18
You save:  RD$6,514.30
DA5,390.12
List Price:  DA20,231.52
You save:  DA14,841.39
FJ$90.34
List Price:  FJ$339.11
You save:  FJ$248.76
Q311.58
List Price:  Q1,169.51
You save:  Q857.93
GY$8,359.78
List Price:  GY$31,377.95
You save:  GY$23,018.17
ISK kr5,572.22
List Price:  ISK kr20,915.02
You save:  ISK kr15,342.80
DH404.81
List Price:  DH1,519.44
You save:  DH1,114.63
L704.52
List Price:  L2,644.40
You save:  L1,939.87
ден2,278.22
List Price:  ден8,551.17
You save:  ден6,272.95
MOP$321.98
List Price:  MOP$1,208.56
You save:  MOP$886.57
N$756.50
List Price:  N$2,839.51
You save:  N$2,083
C$1,470.76
List Price:  C$5,520.43
You save:  C$4,049.67
रु5,328.11
List Price:  रु19,998.78
You save:  रु14,670.66
S/148.16
List Price:  S/556.13
You save:  S/407.97
K152.91
List Price:  K573.94
You save:  K421.03
SAR149.82
List Price:  SAR562.37
You save:  SAR412.54
ZK1,007.94
List Price:  ZK3,783.26
You save:  ZK2,775.31
L184.36
List Price:  L691.98
You save:  L507.62
Kč939.22
List Price:  Kč3,525.31
You save:  Kč2,586.09
Ft14,674.71
List Price:  Ft55,080.68
You save:  Ft40,405.97
SEK kr428.02
List Price:  SEK kr1,606.57
You save:  SEK kr1,178.54
ARS$34,267.27
List Price:  ARS$128,620.21
You save:  ARS$94,352.94
Bs276.09
List Price:  Bs1,036.32
You save:  Bs760.22
COP$154,855.16
List Price:  COP$581,239.86
You save:  COP$426,384.69
₡20,309.55
List Price:  ₡76,230.72
You save:  ₡55,921.17
L986.37
List Price:  L3,702.31
You save:  L2,715.93
₲294,782.87
List Price:  ₲1,106,450.34
You save:  ₲811,667.47
$U1,511.02
List Price:  $U5,671.53
You save:  $U4,160.51
zł160.11
List Price:  zł600.96
You save:  zł440.85
Subscription
$149.95
$39.95
per week
Payment Plan
$149.96
$39.95
per week
4 payments
Already have an account? Log In

Transcript

Hello and welcome to the course on system Verilog functional coverage. This is a comprehensive course which will guide you step by step through the language, methodology and applications. The main goal of this course is to help you achieve an objective measure of the functional coverage of your design and test match. This course has nine lectures. This is simply a copyright notice, telling you that the course has been copyrighted. A bit about myself.

My name is Ashok Mehta. I've been a CPU and SOC design and verification engineer for over 30 years. I have 13 patents issued on SOC and 3d ic design verification. And I also published a book on system Verilog assertions and functional coverage in 2014. It was published by Springer. So let's see how did this course help you?

The foremost gain from this course is that you will objectively be able to measure the functional coverage of your test image and design. There is no subjectivity here the language will help you make sure that you are functionally covered everything in your design. And in today's design verification landscape, this is a very important part of overall functional verification methodology. And I believe that all the verification engineers do need this knowledge to be successful. And it will also be a highlight of your resume, as most of the employers now require you to know function coverage fundamentals. This course as I said earlier, will not only provide you a step by step guide to the learning or the language, but also it will show you your real life applications to solidify your concepts.

Okay, let's first see how functional coverage fits under the overall IEEE 1800 standard system or log language, even though most people think that system Verilog is just but one language, there are indeed sub languages under this umbrella. So let's start with your duty your design under test, you need to provide the simulators, you need to check the response. And now even increasingly important, you have to know if you have covered everything in your design. In other words, you can also say, easier test bench comprehensive. If the test bench is not comprehensive, then your coverage will not be comprehensive. So in some sense, it's a measure of your test page also.

Now, under the system Verilog language, you have a complete set of features, which are like classes are also known as object oriented programming features. It is under this feature set that the universal verification methodology fits And also you have constrained random features. So those are what I call test which controls the other sub language as I call it is functional coverage language. We discover groups and cover points that we will soon see in other language. Know that the functional coverage language is orthogonal, meaning its syntax and semantics is different from the OP syntax and semantics constrained random syntax and also orthogonal to the system, such as language. In other words for you to learn functional coverage language, under system Verilog, you don't really need to know or P or the SBA.

Okay, the important thing that we need to understand during this introductory lecture is the difference between code coverage and functional coverage. code coverage, as you probably know is derived from directly from the design, it is not user specified. You simply give your RTL design to a given simulator, turn on the code coverage and you get the code coverage of things like branch expressions, state transitions, case statements, etc. In other words, that design structure has been covered not the intent. So, it does not evaluate the intent of the design, what is it that the design really wants to do? For example, let's say your end of specifying bus grant equal to bus request and idle or bank reset.

This is what you write in your RTL code. code coverage will go through and tell you if reset have been exercised idle have an exercise bus request has been exercised and thereby bus Grant has been exercised. He does not know whether this equation is correct or not. So if you Your intent was at bus grinding call the bus requests and idle and bank reset code coverage has no idea. That's our functional coverage comes into picture. So functional coverage is user specified.

You tell the simulator, this is the function this is the intent I want to cover. So, obviously is based on design spec, you read the design spec and you decide what is it that you want to cover functionally. So, it will give you an answer in an objective manner rather than guessing. Hey, can we tape out? This is probably the most important question you face during any SOC project. And just a couple of points on what kind of functional coverage for example control oriented coverage, have I exercise all possible protocols that the recycled supports, burst, non burst etc.

And there is also what I called Data oriented coverage, how are exercised the cache line at all granular levels, byte word, quad, quad word, etc. So this kind of control coverage and data oriented coverage is simply not possible with code coverage. And that's what functional coverage really comes into picture and you will see a lot more different types of control and data oriented coverage in coming lectures. So that's all folks for this introductory lecture. Thanks for attending. And I will soon see you in the next lecture.

Sign Up

Share

Share with friends, get 20% off
Invite your friends to LearnDesk learning marketplace. For each purchase they make, you get 20% off (upto $10) on your next purchase.